|            | ISVLSI 2017 Program Outline |   |           |                                                             |                                                                                                    |                                                                                                                                                                             |  |
|------------|-----------------------------|---|-----------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | 8:30 AM                     | - | 9:30 AM   |                                                             | Keynote # 1                                                                                        |                                                                                                                                                                             |  |
| 1          | 9:30 AM                     | - | 10:00 AM  | Coffee Break                                                | Coffee Break                                                                                       | Coffee Break                                                                                                                                                                |  |
| rd 20      | 10:00 AM                    | - | 12:00 PM  | Session 01: Digital Circuits and FPGA based Designs I       | Session 02: Emerging and Post-CMOS<br>Technologies I                                               | Session 03: System Design and Security I                                                                                                                                    |  |
| y 3        | 12:00 PM                    | - | 1:00 PM   |                                                             | _                                                                                                  |                                                                                                                                                                             |  |
| ý, Jul     | 1:00 PM                     | - | 3:00 PM   | Session 04: Digital Circuits and FPGA based Designs II      | Session 05: Emerging and Post-CMOS<br>Technologies II                                              | Session 06: System Design and Security II                                                                                                                                   |  |
| da         | 3:00 PM                     | - | 3:30 PM   | Coffee Break                                                | Coffee Break                                                                                       | Coffee Break                                                                                                                                                                |  |
| Mon        | 3:30 PM                     | - | 5:00 PM   | Session 07: Digital Circuits and FPGA based Designs III     | Session 08: Student Research Forum                                                                 | Session 09: System Design and Security III                                                                                                                                  |  |
|            | 6:00 PM                     | - | 8:00 PM   |                                                             | Welcome Reception                                                                                  |                                                                                                                                                                             |  |
|            | 8:30 AM                     | - | 9:30 AM   |                                                             | Keynote # 2                                                                                        |                                                                                                                                                                             |  |
| 17         | 9:30 AM                     | - | 10:00 AM  | Coffee Break                                                | Coffee Break                                                                                       | Coffee Break                                                                                                                                                                |  |
| 4th 20     | 10:00 AM                    | - | 12:00 PM  | Session 10: Testing, Reliability, and<br>Fault-Tolerance I  | Session 11: Research Projects                                                                      | Session 12: System Design and Security IV                                                                                                                                   |  |
| Ň          | 12:00 PM - 1:00 PI          |   |           |                                                             | Lunch                                                                                              |                                                                                                                                                                             |  |
| JL J       | 12.001 141                  |   | 1.001 141 | ISVLSI Steering Committee Meeting                           |                                                                                                    |                                                                                                                                                                             |  |
| ay,        | 1:00 PM                     | - | 2:00 PM   | Distignuished Lecture                                       |                                                                                                    |                                                                                                                                                                             |  |
| uesd       | 2:00 PM                     | - | 4:00 PM   | Session 13: Testing, Reliability, and<br>Fault-Tolerance II | Session 14: Computer-Aided Design and<br>Verification I                                            | Session 15: System Design and Security V                                                                                                                                    |  |
| -          | 4:00 PM                     | - | 5:00 PM   | Poster Session                                              |                                                                                                    |                                                                                                                                                                             |  |
|            | 6:00 PM                     | - | 9:00 PM   | Rhine Boat Trip                                             |                                                                                                    |                                                                                                                                                                             |  |
|            | 8:30 AM                     | - | 9:30 AM   |                                                             | Keynote # 3                                                                                        |                                                                                                                                                                             |  |
|            | 9:30 AM                     | - | 10:00 AM  | Coffee Break                                                | Coffee Break                                                                                       | Coffee Break                                                                                                                                                                |  |
| h 2017     | 10:00 AM                    | - | 12:00 PM  | Session 16: Analog and Mixed-Signal<br>Circuits I           | Session 17: Computer-Aided Design and<br>Verification II                                           | Special Session 01: Post CMOS<br>Computing - Emerging Technologies and<br>Design Issues                                                                                     |  |
| , 5t       | 12:00 PM                    | - | 1:00 PM   |                                                             | Lunch                                                                                              |                                                                                                                                                                             |  |
| sday, July | 1:00 PM                     | - | 3:00 PM   | Session 18: Analog and Mixed-Signal<br>Circuits II          | Special Session 02: Emerging<br>Computing Paradigms for Energy-Efficient<br>and Secure IoT Devices | Special Session 03: Adaptive Circuits and<br>Systems for Machine Intelligence: The role<br>of adaptive circuits and systems in<br>emerging intelligent systems and networks |  |
| qu         | 3:00 PM                     | - | 3:30 PM   | Coffee Break                                                | Coffee Break                                                                                       | Coffee Break                                                                                                                                                                |  |
| We         | 3:30 PM                     | - | 5:30 PM   | Session 19: Analog and Mixed-Signal<br>Circuits III         | Special Session 04: Emerging and<br>Secured Applications of IoT (Internet of<br>Things)            | Special Session 05: Innovation in Memory<br>Technologies and Their Applications                                                                                             |  |
|            | 5:30 PM                     | - | 6:00 PM   |                                                             | Closing Remarks and Award Ceremon                                                                  | ly                                                                                                                                                                          |  |

# KEYNOTE 1 Monday, July 3rd 2017 8:30 – 9:30 Chair: Mircea Stan

# Electronic circuit design for the smart world era



Prof. Georges Gielen University of Leuven

#### Summary

The relentless progress of nanoelectronics and semiconductor technology fuel the technological revolution towards a smart world that immersively impacts our daily life, work and play. Proactive healtcare monitoring, wellbeing comforting, cloud-based services, autonomous driving, industry 4.0, etc. are but a few examples. After introducing the broader context, this keynote will focus on core challenges and possible solution paths to the design of electronic circuits for these emerging applications. Design techniques and circuit solutions will be presented towards high energy efficiency, low cost and high robustness. This will be illustrated with some practical IC design examples for sensor-based applications.

### **KEYNOTE 2**

Tuesday, July 4th 2017 8:30 – 9:30 Chair: Michael Hübner

# History and Future of Megatrends in EDA industry



# Mr Jens C. Werner Vice President, Cadence, Field Engineering EMEA

#### **Speaker Bio**

Mr. Werner joined Cadence in 1992 as an Application Engineer in Munich. His career with Cadence has spanned 25 years where he has held a variety of engineering and leadership roles in Field Engineering and Services. In 2010,he was appointed leader of the Technical Field Engineering team in EMEA. Prior to his current position, Mr. Werner co-led the VCAD services team in EMEA, built up the Services presence in the Asia Pacific region and headed the global Services Business Program Management team. Mr. is instrumental in driving the development of new capabilities in the Field Engineering team EMEA and has established a program to strengthen the team by hiring experienced industry talent as well as recent graduates. He is customer focused and firmly believes the customer should always be the number one priority.

Mr. Werner has over 25 years of experience in electronics and engineering. His areas of expertise include leadership, problem solving, semiconductors, integrated circuits and systems. Prior to joining Cadence Design Systems, Mr. Werner worked as a design engineer for Nanotron Technologies. Attributing his success to his leadership abilities together with his in-depth knowledge of the electronics industry, Mr. Werner enjoys working with productive and innovative teams. He became involved in his profession due to studying Microelectronics in college and was attracted to the fast-paced nature of the industry. Mr. Werner received a Master's degree in Microelectronics from the Technical University of Berlin. He is also affiliated with ACM and IEEE. Cadence Design Systems enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry.

#### **DISTINGUISHED LECTURE**

Tuesday, July 4th 2017 13:00 – 14:00 Chair: Ricardo Reis

# Pushing the Limits of Technology, Circuit and Applications for Subnm Low Power Design



Dr. Rajiv Joshi

#### Summary

Power has become the key driving force in processor design as the frequency scale-up is reaching saturation. In order to achieve low power system circuit and technology co-design is essential. This talk focuses on related technology and important circuit techniques for nanoscale VLSI circuits. Achieving low power and high performance simultaneously is always difficult. Technology has seen major shifts from bulk to SOI and then to non-planar devices such as FinFET and Trigates.

This talk consists of pros and cons analysis on technology from power perspective and various techniques to exploit lower power. As the technology pushes towards sub-22nm era, process variability and geometric variation in devices can cause variation in power. The reliability also plays an important role in the power-performance envelope. This talk also reviews the methodology to capture such effects and describes all the power components. All the key areas of low power optimization such as reduction in active power, leakage power, short circuit power and collision power are covered. Usage of clock gating, power gating, longer channel, multi-Vt design, stacking, header-footer device techniques and other innovative methods are described for logic and memory. Low power memories are essential part of neural networks and the talk will describe some of these memories slated for machine learning. Finally the talk summarizes key challenges in achieving low power.

#### **Speaker Bio**

Dr. Rajiv V. Joshi is a research staff member and key technical lead at T. J. Watson research center, IBM. He received his B.Tech I.I.T (Bombay, India), M.S (M.I.T) and Dr. Eng. Sc.

(Columbia University). His novel interconnects processes and structures for aluminum, tungsten and copper technologies which are widely used in IBM for various technologies from sub-0.5µm to 14nm. He has led successfully predictive failure analytic techniques for yield prediction and also the technology-driven SRAM at IBM Server Group. He commercialized these techniques. He received 3 Outstanding Technical Achievement (OTAs), 3 highest Corporate Patent Portfolio awards for licensing contributions, holds 58 invention plateaus and has over 225 US patents and over 350 including international patents. He has authored and co-authored over 185 papers. He received the Best Editor Award from IEEE TVLSI journal. He is recipient of 2015 BMM award. He is inducted into New Jersey Inventor Hall of Fame in Aug 2014 along with pioneer Nikola Tesla. He is a recipient of 2013 IEEE CAS Industrial Pioneer award and 2013 Mehboob Khan Award from Semiconductor Research Corporation. He is a member of IBM Academy of technology. He served as a Distinguished Lecturer for IEEE CAS and EDS society. He is IEEE, ISQED and World Technology Network fellow and distinguished alumnus of IIT Bombay. He is in the Board of Governors for IEEE CAS. He serves as an Associate Editor of TVLSI. He served on committees of ISLPED (Int. Symposium Low Power Electronic Design), IEEE VLSI design, IEEE CICC, IEEE Int. SOI conference, ISQED and Advanced Metallization Program committees. He served as a general chair for IEEE ISLPED. He is an industry liaison for universities as a part of the Semiconductor Research Corporation. Also he is in the industry liaison committee for IEEE CAS society.

#### **KEYNOTE 3**

Wednesday, July 5th 2017 8:30 – 9:30 Chair: Nikolaos Voros

# What About Increasing the Functionality of Devices Rather Than Scaling Them?



Pierre-Emmanuel Gaillardon, PhD

University of Utah

#### **Summary**

Exploiting unconventional physical properties, several nanodevices showed an alternative to Moore's Law by the increase of their functionality rather than the pure scaling. Innovative device behaviors transduce to new circuit/architecture opportunities. Here, we will introduce Three-Independent-Gate Field Effect Transistors (TIGFETs), a novel class of computation devices, that can, depending on the bias applied to its gate, achieve different modes of operations usually not achievable in a single device. The demonstrated modes of operations are (i) the dynamic reconfiguration of the device polarity; (ii) the dynamic control of the threshold voltage; and (iii) the dynamic control of the subthreshold slope beyond the thermal limit (with a measured steep slope of 6mV/dec over 5 decades of current). I will show both a silicon-based process route and a 2D approach based on WSe2 crystals. Such properties are highly desirable for logic computation. For instance, controllable-polarity devices are logical bi-conditional on both gate values and enable a compact realization of XOR-based logic functions, which are not implementable in CMOS in a compact form. Hyper regular architectures and new EDA tools are then needed to leverage the intrinsic properties of controllable-polarity devices from an application perspective. In this talk, I will cover the different aspects of the design with TIG devices ranging from device fabrication to logic synthesis tools, emphasizing on the importance for interdisciplinary teams in the field of emerging technologies.

#### **Speaker Bio**

Pierre-Emmanuel Gaillardon is an assistant professor in the Electrical and Computer Engineering (ECE) department at The University of Utah, Salt Lake City, UT and he leads the Laboratory for

NanoIntegrated Systems (LNIS). He holds an Electrical Engineer degree from CPE-Lyon, France (2008), a M.Sc. degree in Electrical Engineering from INSA Lyon, France (2008) and a Ph.D. degree in Electrical Engineering from CEA-LETI, Grenoble, France and the University of Lyon, France (2011). Prior to joining the University of Utah, he was a research associate at the Swiss Federal Institute of Technology (EPFL), Lausanne, Switzerland within the Laboratory of Integrated Systems (Prof. De Micheli) and a visiting research associate at Stanford University, Palo Alto, CA, USA. Previously, he was research assistant at CEA-LETI, Grenoble, France. Prof. Gaillardon is recipient of the C-Innov 2011 best thesis award and the Nanoarch 2012 best paper award. He is an Associate Editor of the IEEE Transactions on Nanotechnology. He has been serving as TPC member for many conferences, including DATE'15-16, DAC'16, Nanoarch'12-16, and is reviewer for several journals and funding agencies. He will serve as Topic co-chair "Emerging Technologies for Future Memories" for DATE'17. The research activities and interests of Prof. Gaillardon are currently focused on the development of reconfigurable logic architectures and digital circuits exploiting emerging device technologies and novel EDA techniques.

# Monday July 3rd, 2017 Digital Circuits and FPGA based Designs I 10:00-12:00

### Chair: Djones Lettnin

| 10:00 - 10:20 | Voltage Noise Analysis with Ring Oscillator Clocks<br>Lucas Machado, Antoni Roca and Jordi Cortadella                                                                                             | Full<br>Paper  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 10:20 – 10:40 | <b>Resilient Cell-Based Architecture for Time-to-<br/>Digital Converter</b><br><i>Chia-Hua Wu, Shi-Yu Huang, Mason Chern, Yung-Fa</i><br><i>Chou and Ding-Ming Kwai</i>                           | Full<br>Paper  |
| 10:40 – 11:00 | <b>Reconfigurable Support Vector Machine Classifier</b><br><b>with Approximate Computing</b><br><i>Martin van Leussen, Jos Huisken, Lei Wang, Hailong</i><br><i>Jiao and José Pineda de Gyvez</i> | Full<br>Paper  |
| 11:00 – 11:20 | Unconventional Layout Techniques for a High<br>Performance, Low Variability Subthreshold<br>Standard Cell Library<br>Jordan Morris, Pranay Prabhat, James Myers and Alex<br>Yakovlev              | Full<br>Paper  |
| 11:20 – 11:35 | SiLago-CoG: Coarse-grained Grid-based design for<br>near tape-out power estimation accuracy at high<br>level<br>Syed Mohammad Asad Hassan Jafri, Nasim Farahini<br>and Ahmed Hemani               | Short<br>Paper |
| 11:35 – 11:45 | High Speed Power Efficient Carry Select Adder<br>Design<br>Raghava Katreepalli and Themistoklis Haniotakis                                                                                        | Short<br>Paper |

#### **SESSION 02**

# Monday July 3rd, 2017

Emerging and Post-CMOS Technologies I

10:00-12:00

#### Chair: Hassan Mostafa

| 10:00 – 10:25 | Architecting SOT-RAM Based GPU Register<br>File<br>Sparsh Mittal, Rajendra Bishnoi, Fabian Oboril,<br>Haonan Wang, Mehdi Tahoori, Adwait Jog and<br>Jeffrey Vetter                                              | Full<br>Paper  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 10:25 – 10:50 | <b>RIMPA: A New Reconfigurable Dual-Mode In-<br/>Memory Processing Architecture with Spin Hall<br/>Effect-Driven Domain Wall Motion Device</b><br>Shaahin Angizi, Zhezhi He, Farhana Parveen and<br>Deliang Fan | Full<br>Paper  |
| 10:50 – 11:15 | Area and Delay Efficient Design of a Quantum<br>Bit String Comparator<br>Hafiz Md Hasan Babu, Lafifa Jamal, Sayanton<br>Vhaduri Dibbo and Ashis Kumer Biswas                                                    | Full<br>Paper  |
| 11:15 – 11:30 | Novel Pulsed-Latch Replacement in Non-Volatile<br>Flip-Flop Core<br>Hao Cai, You Wang, Lirida Naviner and Weisheng<br>Zhao                                                                                      | Short<br>Paper |
| 11:30 – 11:45 | Analysis of RRAM Reliability Soft-Errors on the<br>Performance of RRAM-based Neuromorphic<br>Systems<br>Amr Tosson, Shimeng Yu, Mohab Anis and Lan Wei                                                          | Short<br>Paper |
| 11:45–12:00   | <b>Design of Quantum Circuits for Galois Field</b><br><b>Squaring and Exponentiation</b><br><i>Edgard Munoz-Coreas and Himanshu Thapliyal</i>                                                                   | Short<br>Paper |

# Monday July 3rd, 2017

# System Design and Security I

10:00-12:00

# Chair: Avesta Sasan

| 10:00 – 10:25 | <b>STBC: Side Channel Attack Tolerant Balanced</b><br><b>Circuit with Reduced Propagation Delay</b><br><i>Hyunmin Kim, Seokhie Hong, Bart Preneel and</i><br><i>Ingrid Verbauwhede</i> | Full<br>Paper |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 10:25 – 10:50 | AICNN: Implementing Typical CNN Algorithms<br>with Analog-to-Information Conversion<br>Architecture                                                                                    | Full<br>Paper |

|               | Kaige Jia, Zheyu Liu, Fei Qiao, Xingjun Liu, Wei Qi<br>and Huazhong Yang                                                                              |                |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 10:50 – 11:15 | <b>Efficient FPGA Implementation of the SHA-3</b><br><b>Hash Function</b><br><i>Magnus Sundal and Ricardo Chaves</i>                                  | Full<br>Paper  |
| 11:15 – 11:30 | <b>Decoupling Translation Lookaside Buffer</b><br><b>Coherence from Cache Coherence</b><br><i>Hao Liu, Quentin Meunier and Alain Greiner</i>          | Short<br>Paper |
| 11:30 – 11:45 | <b>Centrality Indicators For Efficient And Scalable</b><br><b>Logic Masking</b><br><i>Brice Colombier, Lilian Bossuet and David Hely</i>              | Short<br>Paper |
| 11:45-12:00   | <b>Combined TDM and SDM Circuit Switching</b><br><b>NoCs with Dedicated Connection Allocator</b><br><i>Yong Chen, Emil Matus and Gerhard Fettweis</i> | Short<br>Paper |

# Monday July 3rd, 2017

# Digital Circuits and FPGA based Designs II

13:00-15:00

Chair: Jia Di

| 13:00 – 13:20 | <b>Efficient Single Precision Floating-Point Division</b><br><b>Using Harmonized Parabolic Synthesis</b><br><i>Suleyman Savas, Erik Hertz, Tomas Nordström and</i><br><i>Zain Ul-Abdin</i>                                                                                | Full<br>Paper |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 13:20 – 13:40 | An Efficient Design of an FPGA-Based Multiplier<br>using LUT Merging Theorem<br>Zarrin Tasnim Sworna, Mubin Ul Haque, Hafiz Md.<br>Hasan Babu, Lafifa Jamal and Asish Kumer Biswas                                                                                        | Full<br>Paper |
| 13:40 – 14:00 | <b>High-performance and energy-efficient 256-bit</b><br><b>CMOS Priority Encoder</b><br><i>Dimitrios Balobas and Nikos Konofaos</i>                                                                                                                                       | Full<br>Paper |
| 14:00 – 14:20 | Improving FPGA Design With Monolithic 3D<br>Integration using High Dense Inter-Stack Via<br>Srivatsa Rangachar Srinivasa, Karthik Mohan, Wei-<br>Hao Chen, Kuo-Hsinag Hsu, Xueqing Li, Meng-Fan<br>Chang, Sumeet Kumar Gupta, John Sampson and<br>Vijaykrishnan Narayanan | Full<br>Paper |
| 14:20 – 14:45 | Floating-Point Arithmetic using GPGPU on FPGAs                                                                                                                                                                                                                            | Full<br>Paper |

|               | Muhammed Al Kadi, Benedikt Janßen and Michael<br>Huebner                                                          |                |
|---------------|-------------------------------------------------------------------------------------------------------------------|----------------|
| 14:45 – 15:00 | Minimizing Critical Access Time for 3D Data Bus<br>Based on Inserted Bus Switches and Repeaters<br>Chia-Chun Tsai | Short<br>Paper |

# Monday July 3rd, 2017 Emerging and Post-CMOS Technologies II 13:00-15:00

# Chair: Hailong Jiao

| 13:00 – 13:25 | Sample Preparation on Micro-Electrode-Dot-<br>Array Digital Microfluidic Biochips<br>Zipeng Li, Kelvin Yi-Tse Lai, Krishnendu<br>Chakrabarty, Tsung-Yi Ho and Chen-Yi Lee                                                          | Full<br>Paper  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 13:25 – 13:50 | <b>Hybrid Polymorphic Logic Gate with 5-Terminal</b><br><b>Magnetic Domain Wall Motion Device</b><br><i>Farhana Parveen, Zhezhi He, Shaahin Angizi and</i><br><i>Deliang Fan</i>                                                   | Full<br>Paper  |
| 13:50 – 14:15 | Ultra-Low Energy Data Driven Computing Using<br>Asynchronous Micropipelines and Nano-Electro-<br>Mechanical Relays<br>Haider Alrudainy, Andrey Mokhov, Fei Xia and Alex<br>Yakovlev                                                | Full<br>Paper  |
| 14:15 – 14:30 | Inverter Propagation and Fan-out Constraints for<br>Beyond-CMOS Majority-based Technologies<br>Eleonora Testa, Odysseas Zografos, Mathias Soeken,<br>Adrien Vaysset, Mauricio Manfrini, Rudy<br>Lauwereins and Giovanni De Micheli | Short<br>Paper |
| 14:30 – 14:45 | <b>BioViz: An Interactive Visualization Engine for</b><br><b>the Design of Digital Microfluidic Biochips</b><br>Jannis Stoppe, Oliver Keszocze, Maximilian Luenert,<br>Robert Wille and Rolf Drechsler                             | Short<br>Paper |
| 14:45 – 15:00 | Scouting Logic: A Novel Memristor-Based Logic<br>Design for Emerging Resistive Computing<br>Lei Xie, Hoang Anh Du Nguyen, Jintao Yu, Ali<br>Kaichouhi, Mottaqiallah Taouil and Said Hamdioui                                       | Short<br>Paper |

### Monday July 3rd, 2017

### System Design and Security II

13:00-15:00

### Chair: Georgios Keramidas

| 13:00 - 13:25 | Latency Aware Block Replacement for L1 Caches<br>in Chip MultiProcessors<br>Shirshendu Das and Hemangee K. Kapoor                                               | Full<br>Paper  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 13:25 – 13:50 | Wireless NoCs using Directional and Substrate<br>Propagation Antennas<br>Vasil Pano, Yuqiao Liu, Isikcan Yilmaz, Ankit More,<br>Baris Taskin and Kapil Dandekar | Full<br>Paper  |
| 13:50 – 14:15 | A Multi-Gbps Fully Pipelined Layered Decoder<br>for IEEE 802.11n/ac/ax LDPC Codes<br>Saleh Usman, Mohammad M. Mansour and Ali<br>Chehab                         | Full<br>Paper  |
| 14:15 – 14:30 | A Meta-Routing Method to Create Multiple<br>Virtual Logical Networks on a Single Hardware<br>NoC<br>Hela Belhadj Amor, Hamed Sheibanyrad and<br>Frédéric Petrot | Short<br>Paper |
| 14:30 – 14:45 | Secured-by-Design FPGA against Early<br>Evaluation<br>Ziyad Almohaimeed and Mihai Sima                                                                          | Short<br>Paper |
| 14:45 – 15:00 | <b>Customizing Skewed Trees for Fast Memory</b><br><b>Integrity Verification in Embedded Systems</b><br>Saru Vig, Tan Yng Tzer, Guiyuan Jiang and Siew Kei Lam  | Short<br>Paper |

### **SESSION 07**

# Monday July 3rd, 2017 Digital Circuits and FPGA based Designs III 15:30-17:00

### Chair: Djones Lettnin

| 15.20 15.50   | A New High Performance VLSI Architecture for | Full  |
|---------------|----------------------------------------------|-------|
| 15:50 - 15:50 | LMS Adaptive Filter using Distributed        | Paper |

|               | Arithmetic<br>Mohd Khan and Shaik Ahamed                                                                                                |                |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 15:50 – 16:10 | <b>Ultra High Throughput Unrolled Layered</b><br><b>Architecture for QC-LDPC Decoders</b><br><i>Oana Boncalo and Alexandru Amaricai</i> | Full<br>Paper  |
| 16:10 – 16:30 | A General Design Framework for Sparse Parallel<br>Prefix Adders<br>Soumya Banerjee and Wenjing Rao                                      | Full<br>Paper  |
| 16:30 – 16:50 | <b>On Benchmarking Pin Access for Nanotechnology</b><br><b>Standard Cells</b><br><i>Shang-Rong Fang, Cheng-Wei Tai and Rung-Bin Lin</i> | Full<br>Paper  |
| 16:50 – 17:00 | A Power Efficient System Design Methodology<br>Employing Approximate Arithmetic Units<br>Tuba Ayhan, Fırat Kula and Mustafa Altun       | Short<br>Paper |

# Monday July 3rd, 2017 Student Research Forum

15:30-17:00

# Chair: Deliang Fang and Michael Hübner

| 15:30 – 15:55 | A Side-channel Attack Resistant AES with<br>500Mbps, 1.92pJ/bit PVT Variation Tolerant<br>True Random Number Generator<br>Yimai Peng, Xun Sun, Haobo Zhao and Chen Sun                                    | Full<br>Paper |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 15:55 – 16:20 | Unobtrusive Wearable Health Monitoring<br>System<br>Ali Aboughaly and Mohamed Abdel-Ghany                                                                                                                 | Full<br>Paper |
| 16:20 – 16:35 | Low Power Image Acquisition Scheme Using On-<br>Pixel Event Driven Halftoning<br>Sangamesh Kodge, Himanshu Chaudhary and<br>Mrigank Sharad                                                                | Full<br>Paper |
| 16:35 – 17:00 | Low Power Implantable Spike Sorting Scheme<br>based on Neuromorphic Classifier with<br>Supervised Training Engine<br>Rakshit Pathak, Saurabh Dash, Anand<br>Mukhopadhyay, Arindam Basu and Mrigank Sharad | Full<br>Paper |

#### Monday July 3rd, 2017

### System Design and Security III

15:30-17:00

Chair: Nele Mentens

| 15:30 - 15:55 | A Power Delivery Network and Cell Placement<br>Aware IR-drop Mitigation Technique:<br>Harvesting Unused Timing slacks to Schedule                                             | Full<br>Paper  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|               | Useful Skews<br>Lakshmi Bhamidipati, Bhoopal Gunna, Houman<br>Homayoun and Avesta Sasan                                                                                       |                |
| 15:55 – 16:20 | Physical Design Variation in Relative Timed<br>Asynchronous Circuits<br>Tannu Sharma and Ken Stevens                                                                          | Full<br>Paper  |
| 13:50 – 14:15 | <b>Exploiting Bus Communication to Improve</b><br><b>Cache Attacks on Systems-on-Chips</b><br><i>Johanna Sepulveda, Mathieu Gross, Andreas Zankl</i><br><i>and Georg Sigl</i> | Full<br>Paper  |
| 16:20 – 16:35 | Detection of Layout-Level Trojans by<br>Monitoring Substrate with Preexisting Built-in<br>Sensors<br>Leonel Acunha Guimarães, Rodrigo Possamai<br>Bastos and Laurent Fesquet  | Short<br>Paper |
| 16:35 – 16:50 | <b>Coding for Efficient Caching in Multicore</b><br><b>Embedded Systems</b><br><i>Tosiron Adegbija and Ravi Tandon</i>                                                        | Short<br>Paper |
| 16:50 – 17:00 | A Workload Characterization for the Internet of<br>Medical Things (IoMT)<br>Ankur Limaye and Tosiron Adegbija                                                                 | Short<br>Paper |

# **SESSION 10**

Tuesday, July 4th 2017

Testing, Reliability, and Fault-Tolerance I

10:00-12:00

### Chair: Garrett Rose

| 10:00 - 10:25 | Functional Broadside Test Generation Using a | Full  |
|---------------|----------------------------------------------|-------|
|               | Commercial ATPG Tool                         | Paper |

|               | Naixing Wang, Bo Yao, Xijiang Lin and Irith<br>Pomeranz                                                                                                                                                     |                |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 10:25 – 10:50 | Static Compaction by Merging of Seeds for<br>LFSR-Based Test Generation<br>Irith Pomeranz                                                                                                                   | Full<br>Paper  |
| 10:50 – 11:15 | Comprehensive Study for Detection of Weak<br>Resistive Open and Short Defects in FDSOI<br>Technology<br>Amit Karel, Florence Azais, Mariane Comte, Jean-<br>Marc Galliere, Michel Renovell and Keshav Singh | Full<br>Paper  |
| 11:15 – 11:30 | Offset Analysis and Design Optimization of a<br>Dynamic Sense Amplifier for Resistive<br>Memories<br>Salmen Mraihi, Elmehdi Boujamaa, Cyrille Dray<br>and Jacques-Olivier Klein                             | Short<br>Paper |
| 11:30 – 11:45 | <b>Efficient Metastability-Containing Multiplexers</b><br>Stephan Friedrichs and Attila Kinali                                                                                                              | Short<br>Paper |
| 11:45– 12:00  | Micro Latch-up Analysis on Ultra-Nanometer<br>VLSI Technologies: A new Monte Carlo<br>Approach<br>Sarah Azimi and Luca Sterpone                                                                             | Short<br>Paper |

# Tuesday, July 4th 2017

# **Research Projects**

## 10:00-12:00

# Chair: Tannu Sharma

| 10:00 – 10:20 | GREAT: heteroGeneous integRated magnetic<br>tEchnology using multifunctional standardized<br>sTack<br>Mehdi Tahoori, Sarath Mohanachandran Nair,<br>Rajendra Bishnoi, Sophiane Senni, Jad Mohdad,<br>Frederick Mailly, Lionel Torres, Pascal Benoit,<br>Pascal Nouet, Rui Ma, Martin Kreißig, Frank<br>Ellinger, Kotb Jabeur, Pierre Vanhauwaert, Gregory<br>Di Pendina, and Guillaume Prenat | Full<br>Paper |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 10:20 – 10:40 | Project HIPNOS: Case Study of High<br>Performance Avionics for Active Debris Removal<br>in Space<br>George Lentaris, Ioannis Stratakos, Ioannis<br>Stamoulias, Konstantinos Maragos, Dimitrios                                                                                                                                                                                                | Full<br>Paper |

|               | Soudris, Manolis Lourakis, Xenophon Zabulis and<br>David Gonzalez-Arjona                                                                                                                                                                                                                                  |               |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 10:40 – 11:00 | Hardware Security for Critical Infrastructures -<br>CIPSEC project approach<br>Apostolos Fournaris, Konstantinos Lampropoulos<br>and Odysseas Koufopavlou                                                                                                                                                 | Full<br>Paper |
| 11:00 – 11:20 | AEGLE's Cloud Infrastructure for Resource<br>Monitoring and Containerized Accelerated<br>Analytics<br>Konstantina Koliogeorgi, Dimosthenis Masouros,<br>Georgios Zervakis, Sotirios Xydis, Tobias Becker,<br>Georgi Gaydadjiev and Dimitrios Soudris                                                      | Full<br>Paper |
| 11:20 – 11:40 | A CAD Open Platform for high performance<br>reconfigurable systems in the EXTRA project<br>Marco Rabozzi, Rolando Brondolin, Giuseppe<br>Natale, Emanuele Del Sozzo, Michael Huebner,<br>Andreas Brokalakis, Catalin Ciobanu, Dirk<br>Stroobandt and Marco D. Santambrogio                                | Full<br>Paper |
| 11:40 – 12:00 | Profile-driven Power Optimizations for AAL<br>Robots: Maximizing Robots Idle Time by<br>Offloading Monitoring Workload to Dedicated<br>Hardware Components<br>Georgios Keramidas, Nikolaos Voros, Christos<br>Antonopoulos, Fynn Schwiegelshohn, Philipp<br>Wehner, Diana Göhringer, Evaggelinos Mariatos | Full<br>Paper |

# Tuesday, July 4th 2017

# System Design and Security IV

10:00-12:00

Chair: Hai Zhou

| 10:00 - 10:25 | <b>Unified Model for Contrast Enhancement and</b><br><b>Denoising</b><br><i>Alex Pappachen James, Olga Krestinskaya and</i><br><i>Joshin John Mathew</i> | Full<br>Paper |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 10:25 – 10:50 | <b>SDN-Based Circuit-Switching for Many-Cores</b><br><i>Marcelo Ruaro, Henrique Medina and Fernando</i><br><i>Moraes</i>                                 | Full<br>Paper |
| 10:50 – 11:15 | NEDA: NOP Exploitation with Dependency<br>Awareness for Reliable VLIW Processors                                                                         | Full<br>Paper |

|               | Rafail Psiakis, Angeliki Kritikakou and Olivier<br>Sentieys                                                                       |                |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|
| 11:15 – 11:30 | Serial ATA Commands Logger for Security<br>Monitoring on FPGA Devices<br>Dan Cristian Turicu, Octavian Cret and Lucia<br>Vacariu  | Short<br>Paper |
| 11:30 – 11:45 | PACT: Priority-Aware Phase-based Cache<br>Tuning for Embedded Systems<br>Sam Gianelli and Tosiron Adegbija                        | Short<br>Paper |
| 11:45 – 12:00 | <b>CAPSL: The Component Authentication Process</b><br><b>for Sandboxed Layouts</b><br><i>Taylor Whitaker and Christophe Bobda</i> | Short<br>Paper |

# Tuesday, July 4th 2017

#### Testing, Reliability, and Fault-Tolerance II

#### 14:00-16:00

# Chair: Jim Harkin

| 14:00 - 14:25 | <b>Formal Verification of Truncated Multipliers</b><br><b>using Algebraic Approach and Re-synthesis</b><br><i>Tiankai Su, Cunxi Yu, Atif Yasin and Maciej</i><br><i>Ciesielski</i>                                                              | Full<br>Paper |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 14:25 – 14:50 | Assessing Self-repair on FPGAs with Biologically<br>realistic Astrocyte-neuron Networks<br>Shvan Karim, Jim Harkin, Liam McDaid, Bryan<br>Gardiner, Andrew Tyrrell, Junxiu Liu, David<br>Halliday, Jon Timmis, Alan Millard and Anju<br>Johnson | Full<br>Paper |
| 14:50 – 15:15 | <b>Memristor-Based Clock Design and</b><br><b>Optimization with In-situ Tunability</b><br><i>Shuyu Kong, Jie Gu and Hai Zhou</i>                                                                                                                | Full<br>Paper |
| 15:15 – 15:40 | Reconfigurable Hardened Latch and Flip-Flop<br>for FPGAs<br>Hamzeh Ahangari, Ihsen Alouani, Ozcan Ozturk<br>and Smail Niar                                                                                                                      | Full<br>Paper |

# **SESSION 14**

# Tuesday, July 4th 2017

**Computer-Aided Design and Verification I** 

#### 14:00-16:00

# Chair: Djones Lettnin

| 14:00 – 14:25 | <b>Efficient Reconfigurable Global Network-on-chip</b><br><b>Designs towards Heterogeneous CPU-GPU</b><br><b>Systems: An Application-Aware Approach</b><br><i>Tung Le, Dan Zhao and Magdy Bayoumi</i>                               | Full<br>Paper  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 14:25 – 14:50 | <b>Parallel Simulation-Based Verification of RC</b><br><b>Power Grids</b><br><i>Mohammad Fawaz and Farid N. Najm</i>                                                                                                                | Full<br>Paper  |
| 14:50 – 15:15 | An Effective Power Grid Optimization Approach<br>for the Electromigration Reliability<br>Ming Yan, Yici Cai, Chenguang Wang and Qiang<br>Zhou                                                                                       | Full<br>Paper  |
| 15:15 – 15:25 | On Tolerating Faults of TSV/Microbumps for<br>Power Delivery Networks in 3D IC<br>Sheng-Hsin Fang, Chang-Tzu Lin, Wei-Hsun Liao,<br>Chien-Chia Huang, Li-Chin Chen, Hung-Ming Chen,<br>I-Hsuan Lee, Ding-Ming Kwai and Yung-Fa Chou | Short<br>Paper |
| 15:25 – 15:35 | <b>WT-CTS: Incremental Delay Balancing Using</b><br><b>Parallel Wiring Type For CTS</b><br><i>Scott Lerner and Baris Taskin</i>                                                                                                     | Short<br>Paper |
| 15:35 – 15:50 | Automatic Assertion Generation for Simulation,<br>Formal Verification and Emulation<br>Tong Zhang, Daniel Saab and Jacob A. Abraham                                                                                                 | Short<br>Paper |

# **SESSION 15**

Tuesday, July 4th 2017 System Design and Security V 14:00-16:00

Chair: Prasun Ghosal

| 14:00 – 14:25 | Cache partitioning + loop tiling: A<br>methodology for effective shared cache<br>management<br>Vasilis Kelefouras, Georgios Keramidas and<br>Nikolaos Voros | Full<br>Paper |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 14:25 – 14:50 | OFDM based High Data Rate, Fading Resilient<br>Transceiver for Wireless Networks-on-Chip                                                                    | Full<br>Paper |

|               | Sri Harsha Gade, Sakshi Garg and Sujay Deb                                                                                                                                  |               |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 14:50 – 15:15 | <b>DENA: A DVFS-capable hEterogeneous NoC</b><br><b>Architecture</b><br><i>Luca Cremona, William Fornaciari, Andrea</i><br><i>Marchese, Michele Zanella and Davide Zoni</i> | Full<br>Paper |
| 15:15 – 15:40 | <b>Exploiting Configurability as a Defense</b><br><b>Against Cache Side Channel Attacks</b><br><i>Chenxi Dai and Tosiron Adegbija</i>                                       | Full<br>Paper |

### Wednesday, July 5th 2017

Analog and Mixed-Signal Circuits I

10:00-12:00

### Chair: Andrés Amaya

| 10:00 - 10:25 | <b>CCATDC: A Configurable Compact Algorithmic</b><br><b>Time-to-Digital Converter</b><br><i>Shuo Li, Xiaolin Xu and Wayne Burleson</i>                                | Full<br>Paper  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 10:25 – 10:50 | Alsim: Functional Simulator for Analog-to-<br>Information Perceptual Systems<br>Hong Liu, Zheyu Liu, Fei Qiao, Mark Po-Hung Lin,<br>Wei Qi and Huazhong Yang          | Full<br>Paper  |
| 10:50 – 11:15 | <b>A Hierarchical and Programmable OTA-C Filter</b><br><i>Mousumi Bhanja and Baidyanath Ray</i>                                                                       | Full<br>Paper  |
| 11:15 – 11:30 | A 0.3V Low Cost Low Power 24 GHz Low Noise<br>Amplifier with Body Bias Technology<br>Ming-Yu Huang, Ren-Yuan Huang and Ro-Min Weng                                    | Short<br>Paper |
| 11:30 – 11:45 | Capacitor Mismatch Calibration Technique to<br>Improve the SFDR of 14-bit SAR ADC<br>Hua Fan, Franco Maloberti, Dagang Li, Daqian Hu,<br>Yuanjun Cen and Hadi Heidari | Short<br>Paper |
| 11:45 – 12:00 | Design of an Asynchronous Detector with Priority<br>Encoding Technique<br>Keunyeol Park, Ohoon Kwon, Hyunseob Noh,<br>Minhyun Jin and Minkyu Song                     | Short<br>Paper |

### **SESSION 17**

Wednesday, July 5th 2017 Computer-Aided Design and Verification II 10:00-12:00

### Chair: Rajendra Bishnoi

| 10:00 – 10:25 | Towards Making Fault Injection on Abstract<br>Models a More Accurate Tool for Predicting RT-<br>Level Effects<br>Tino Flenker, Jan Malburg, Goerschwin Fey, Serhiy<br>Avramenko, Massimo Violante and Matteo Sonza<br>Reorda | Full<br>Paper |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|

| 10:25 – 10:50 | <b>Transistor temperature deviation analysis in</b><br><b>monolithic 3D standard cells</b><br><i>Mélanie Brocard, Benoit Mathieu, Jean-Philippe</i><br><i>Colonna, Cristiano Lopes Dos Santos, Cao-Minh</i><br><i>Vincent Lu, Claire Fenouillet-Beranger, Laurent</i><br><i>Brunet, Perrine Batude, Sebastien Thuries, Gerald</i><br><i>Cibrario, Francois Andrieu and Olivier Billoint</i> | Full<br>Paper  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 10:50 – 11:15 | Reducing Search Space for Fault Diagnosis: A<br>Probability-based Scoring Approach<br>Hossein Sabaghian-Bidgoli, Payman Behnam, Bijan<br>Alizade and Zain Navabi                                                                                                                                                                                                                            | Full<br>Paper  |
| 11:15 – 11:30 | Layout Vulnerability Reduction against Trojan<br>Insertion using Security-aware White Space<br>Distribution<br>Hamed Hossein-Talaee and Ali Jahanian                                                                                                                                                                                                                                        | Short<br>Paper |
| 11:30 – 11:45 | Semiformal Verification of Software-controlled<br>Connections<br>Tomas Grimm, Djones Lettnin and Michael Huebner                                                                                                                                                                                                                                                                            | Short<br>Paper |

# **SPECIAL SESSION 01**

### Wednesday, July 5th 2017

Post CMOS Computing - Emerging Technologies and Design Issues 10:00-12:00

### **Chairs:**

Prasun Ghosal, Indian Institute of Engineering Science and Technology, Shibpur, India

Kamalakanta Mahapatra, National Institute of Technology, Rourkela, India

| 10:00 - 10:25 | <b>Compact Modeling of Graphene Barristor for</b><br><b>Digital Integrated Circuit Design</b><br><i>Zhou Zhao, Xinlu Chen, Ashok Srivastava, Lu Peng,</i><br><i>Saraju P. Mohanty,</i> | Full<br>Paper |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 10:25 - 10:50 | <b>Performing Mathematics using DNA: Complex</b><br><b>Number Arithmetic using Sticker Model</b><br><i>Mayukh Sarkar, Prasun Ghosal</i>                                                | Full<br>Paper |
| 10:50 – 11:15 | Analysis of Side-Channel Attack AES Hardware<br>Trojan Benchmarks against Countermeasures<br>Sudeendra Kumar K, Sauvagya Sahoo, Abhishek<br>Mahapatra, Ayas Kanta Swain, K.K.Mahapatra | Full<br>Paper |

#### Wednesday, July 5th 2017

Analog and Mixed-Signal Circuits II

13:00-15:00

### Chair: Xingyuan TONG

| 13:00 – 13:25 | A VCO-Based MPPT Circuit for Low-Voltage<br>Energy Harvesters<br>Ali Hassan, Esraa Hamed, Eman Badr, Omar<br>Sharkawy, Hassan Mostafa and Yehea Ismail                                             | Full<br>Paper  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 13:25 – 13:50 | <b>Design of 5-bit Flash ADC using Multiple Input</b><br><b>Standard Cell Gates for Large Input Swing</b><br><i>Sumit Khalapure, Siddharth R.K., Nithin Kumar</i><br><i>Y.B. and Vasantha M.H.</i> | Full<br>Paper  |
| 13:50 – 14:15 | <b>0.5V, Low Power, OTA-C low pass filter for ECG detection</b><br><i>Rakhi R, Abhijeet D Taralkar, Vasantha M.H and Nithin Kumar Y. B</i>                                                         | Full<br>Paper  |
| 14:15 – 14:30 | A Novel Opamp and Capacitor Sharing 10 bit 20<br>MS/s Low Power Pipelined ADC in 0.18um<br>CMOS Technology<br>Greeshma R, Anoop V K and Venkataramani B                                            | Short<br>Paper |
| 14:30 – 14:45 | <b>Design of Low Power 4-bit 400MS/s Standard</b><br><b>Cell Based Flash ADC</b><br><i>Mayur S.M, Siddharth R.K., Nithin Kumar Y.B. and</i><br><i>Vasantha M.H.</i>                                | Short<br>Paper |
| 14:45 – 15:00 | A Novel CMOS-based Fully Differential<br>Operational Floating Conveyor<br>Hossam Elgemmazy, Amr Helmy, Hassan Mostafa<br>and Yehea Ismail                                                          | Short<br>Paper |

### **SPECIAL SESSION 02**

Wednesday, July 5th 2017

Emerging Computing Paradigms for Energy-Efficient and Secure IoT Devices 13:00-15:00

Chair:

Himanshu Thapliyal, University of Kentucky, USA

13:00 – 13:25 Dopingless Transistor based Hybrid Oscillator Full

|               | Arbiter Physical Unclonable Function<br>Venkata P. Yanambaka, Saraju P. Mohanty, Elias<br>Kougianos, Prabha Sundaravadivel, Jawar Singh                                                | Paper         |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 13:25 – 13:50 | <b>Exploiting Memristive Crossbar Memories as</b><br><b>Dual-Use Security Primitives in IoT Devices</b><br><i>Garrett S. Rose, Md. Badruddoja Majumder, and</i><br><i>Mesbah Uddin</i> | Full<br>Paper |
| 13:50 – 14:15 | Adiabatic Computing Based Low-Power and<br>DPA-Resistant Lightweight Cryptography for<br>IoT Devices<br>Himanshu Thapliyal, T. S. S. Varun and S. Dinesh<br>Kumar                      | Full<br>Paper |

### **SPECIAL SESSION 03**

### Wednesday, July 5th 2017

Adaptive Circuits and Systems for Machine Intelligence: The role of adaptive circuits and systems in emerging intelligent systems and networks

13:00-15:00

### Chairs:

Theocharis (Theo) Theocharides, Assistant Professor, University of Cyprus

Christos-Savvas Bouganis, Senior Lecturer, Imperial College, London

| 13:00 – 13:25 | Adaptive and Energy-Efficient Architectures for<br>Machine Learning: Challenges, Opportunities,<br>and Research Roadmap<br>Muhammad Shafique, Rehan Hafiz, Lukas Sekanina,<br>Zdenek Vasicek, Vojtech Mrazek | Full<br>Paper |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 13:25 – 13:50 | Data Stream Processing in Networks-on-Chip<br>Jens Rettkowski and Diana Göhringer                                                                                                                            | Full<br>Paper |
| 13:50 – 14:15 | <b>On how to design dataflow FPGA-based</b><br><b>accelerators for Convolutional Neural Networks</b><br><i>Giuseppe Natale, Marco Basis, M. D. Santambrogio</i>                                              | Full<br>Paper |
| 14:15 – 14:40 | Hardware Acceleration for Machine Learning<br>Ruizhe Zhao, Wayne Luk, Xinyu Niu, Huifeng Shi,<br>and Haitao Wang                                                                                             | Full<br>Paper |

#### Wednesday, July 5th 2017

Analog and Mixed-Signal Circuits III

15:30-17:30

#### Chair: Nithin Kumar Yernad Balachandra

| 15:30 – 15:55 | A fully integrated fast-response LDO voltage<br>regulator with adaptive transient current<br>distribution<br>Xingyuan Tong and Kangkang Wei                         | Full<br>Paper |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 15:55 – 15:20 | A 0.32µW, 76.8 dB SNDR Programmable Gain<br>Instrumentation Amplifier for Bio-Potential<br>signal Processing Applications<br>Mahesh Kumar Adimulam and Srinivas M.B | Full<br>Paper |
| 15:20 – 15:45 | A Digital Offset Reduction Method for Dynamic<br>Comparators based on Phase Measurement<br>Andres Amaya, Javier Ardila and Elkim Roa                                | Full<br>Paper |

### **SPECIAL SESSION 04**

# Wednesday, July 5th 2017 Emerging and Secured Applications of IoT 15:30-17:30

Chairs:

Prasun Ghosal, Indian Institute of Engineering Science and Technology, Shibpur, India

Kamalakanta Mahapatra, National Institute of Technology, Rourkela, India

| 15:30 – 15:55 | <b>Reconfigurable Robust Hybrid Oscillator</b><br><b>Arbiter PUF for IoT Security based on DL-FET</b><br>V. P. Yanambaka, S. P. Mohanty, E. Kougianos, P.<br>Sundaravadivel, J. Singh | Full<br>Paper |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 15:55 – 16:20 | An IoT Enabled Real-Time Communication and<br>Location Tracking System for Vehicular<br>Emergency<br>Subha Koley, Prasun Ghosal                                                       | Full<br>Paper |
| 13:50 – 14:15 | A Flexible Pay-per Device Licensing Scheme for<br>FPGA IP Cores<br>Sudeendra kumar K, Sauvagya Sahoo, Abhishek<br>Mahapatra, Ayas Kanta Swain, K.K.Mahapatra                          | Full<br>Paper |

# **SPECIAL SESSION 05**

# Wednesday, July 5th 2017

# Innovation in Memory Technologies and Their Applications 15:30-16:45

Chair:

Hai (Helen) Li, Duke University, USA

| 15:30 – 15:55 | <b>In-Memory Computing with Spintronic Devices</b><br>Deliang Fan, Shaahin Angizi, Zhezhi He, Farhana<br>Parveen            | Full<br>Paper |
|---------------|-----------------------------------------------------------------------------------------------------------------------------|---------------|
| 15:55 – 16:20 | Approximate SRAM for Energy-Efficient,<br>Privacy-Preserving Convolutional Neural<br>Networks<br>Lita Yang, Boris Murmann   | Full<br>Paper |
| 16:20 – 16:45 | <b>Innovative circuits using negative differential</b><br><b>resistance property of Tunnel FETs</b><br><i>Navneet Gupta</i> | Full<br>Paper |

# **POSTER SESSION**

# Tuesday July 4th, 2017 16:00 - 17:00

| 1  | <b>CoG: Coarse-grained Grid-based design for near tape-out power estimation</b><br><b>accuracy at high level</b><br><i>Syed Mohammad Asad Hassan Jafri and Ahmed Hemani</i> |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2  | High Speed Power Efficient Carry Select Adder Design                                                                                                                        |
|    | Raghava Katreepalli and Themistoklis Haniotakis                                                                                                                             |
|    | A 65 nm, High-Stable Ultra Low-Leakage 11T SRAM Memory Cell Design                                                                                                          |
| 3  | For IoT Applications                                                                                                                                                        |
|    | Vishal Sharma, Pooran Singh, Gopal M and Dr. Santosh Vishvakarma                                                                                                            |
| 4  | Decoupling Translation Lookaside Buffer Coherence from Cache Coherence                                                                                                      |
|    | Hao Liu, Quentin Meunier and Alain Greiner                                                                                                                                  |
| 5  | Centrality Indicators For Efficient And Scalable Logic Masking                                                                                                              |
|    | Brice Colombier, Lilian Bossuet and David Hely                                                                                                                              |
|    | Combined TDM and SDM Circuit Switching NoCs with Dedicated                                                                                                                  |
| 6  | Connection Allocator                                                                                                                                                        |
|    | Yong Chen, Emil Matus and Gerhard Fettweis                                                                                                                                  |
| _  | Minimizing Critical Access Time for 3D Data Bus Based on Inserted Bus                                                                                                       |
| 7  | Switches and Repeaters                                                                                                                                                      |
|    | Chia-Chun Tsai                                                                                                                                                              |
|    | Inverter Propagation and Fan-out Constraints for Beyond-CMOS Majority-                                                                                                      |
| 8  | based Technologies                                                                                                                                                          |
|    | Eleonora Testa, Odysseds Zografos, Matnias Soeken, Adrien Vdysset, Mauricio                                                                                                 |
|    | Manjrini, Rudy Lauwereins and Glovanni De Michell<br><b>BioVin: An Interactive Vincelination Engine for Digital Microfluidie</b>                                            |
|    | Dioviz: All Interactive visualization Eligine for Digital Micronuluic<br>Bioshing                                                                                           |
| 9  | Biochips<br>Jannis Stoppe Oliver Kessoose Maximilian Lucnert Bobert Wille and Polf                                                                                          |
|    | Drechsler                                                                                                                                                                   |
|    | Scouting Logic: A Noval Mamristar Based Logic Design for Emerging                                                                                                           |
|    | Resistive Computing                                                                                                                                                         |
| 10 | Lei Xie Hoang Anh Du Nguyen Jintao Yu Ali Kaichouhi Mottagiallah Taguil                                                                                                     |
|    | and Said Hamdioui                                                                                                                                                           |
|    | A Meta-Routing Method to Create Multiple Virtual Logical Networks on a                                                                                                      |
| 11 | Single Hardware NoC                                                                                                                                                         |
|    | Hela Belhadj Amor, Hamed Sheibanyrad and Frédéric Petrot                                                                                                                    |
| 10 | Secured-by-Design FPGA against Early Evaluation                                                                                                                             |
| 12 | Ziyad Almohaimeed and Mihai Sima                                                                                                                                            |
|    | Customizing Skewed Trees for Fast Memory Integrity Verification in                                                                                                          |
| 13 | Embedded Systems                                                                                                                                                            |
|    | Saru Vig, Tan Yng Tzer, Guiyuan Jiang and Siew Kei Lam                                                                                                                      |
| 14 | A Power Efficient System Design Methodology Employing Approximate                                                                                                           |
|    | Arithmetic Units                                                                                                                                                            |

|     | Tuba Ayhan, Fırat Kula and Mustafa Altun                                   |
|-----|----------------------------------------------------------------------------|
|     | Detection of Layout-Level Trojans by Monitoring Substrate with Preexisting |
| 15  | Built-in Sensors                                                           |
|     | Leonel Acunha Guimarães, Rodrigo Possamai Bastos and Laurent Fesquet       |
| 16  | Coding for Efficient Caching in Multicore Embedded Systems                 |
|     | Tosiron Adegbija and Ravi Tandon                                           |
| 17  | A Workload Characterization for the Internet of Medical Things (IoMT)      |
| 17  | Ankur Limaye and Tosiron Adegbija                                          |
|     | Offset Analysis and Design Optimization of a Dynamic Sense Amplifier for   |
| 18  | Resistive Memories                                                         |
|     | Salmen Mraihi, Elmehdi Boujamaa, Cyrille Dray and Jacques-Olivier Klein    |
| 19  | Efficient Metastability-Containing Multiplexers                            |
|     | Stephan Friedrichs and Attila Kinali                                       |
|     | Micro Latch-up Analysis on Ultra-Nanometer VLSI Technologies: A new        |
| 20  | Monte Carlo Approach                                                       |
|     | Luca Sterpone and Sarah Azimi                                              |
| 21  | Serial ATA Commands Logger for Security Monitoring on FPGA Devices         |
|     | Dan Cristian Turicu, Octavian Cret and Lucia Vacariu                       |
| 22  | PACT: Priority-Aware Phase-based Cache Tuning for Embedded Systems         |
|     | Sam Gianelli ana Tosiron Adegoija                                          |
| 23  | CAPSL: The Component Authentication Process for Sandboxed Layouts          |
|     | I avout Vulnerability Deduction against Traion Insertion using Security    |
| 24  | awara White Space Distribution                                             |
| 24  | Hamed Hossein-Talage and Ali Jahanian                                      |
|     | On Tolerating Faults of TSV/Microhumps for Power Delivery Networks in      |
|     | 3D IC                                                                      |
| 25  | Sheng-Hsin Fang, Chang-Tzu Lin, Wei-Hsun Liao, Chien-Chia Huang, Li-Chin   |
|     | Chen, Hung-Ming Chen, I-Hsuan Lee, Ding-Ming Kwai and Yung-Fa Chou         |
|     | WT-CTS: Incremental Delay Balancing Using Parallel Wiring Type For         |
| 26  | CTS                                                                        |
|     | Scott Lerner and Baris Taskin                                              |
|     | Automatic Assertion Generation for Simulation, Formal Verification and     |
| 27  | Emulation                                                                  |
|     | Tong Zhang, Daniel Saab and Jacob A. Abraham                               |
| • • | A 0.3V Low Cost Low Power 24 GHz Low Noise Amplifier with Body Bias        |
| 28  | Technology                                                                 |
|     | Ming-Yu Huang, Ren-Yuan Huang and Ro-Min Weng                              |
|     | Capacitor Mismatch Calibration Technique to Improve the SFDR of 14-bit     |
| 29  | SAR ADC                                                                    |
|     | Huidari                                                                    |
|     | Design of an Asynchronous Detector with Priority Encoding Technique        |
| 30  | Keunyeol Park Ohoon Kwon Hyunseob Nob Minbyun Jin and Minbyu Song          |
|     | WT-CTS: Incremental Delay Relancing Using Parallel Wiring Type For         |
| 31  | CTS                                                                        |
|     |                                                                            |

|    | Scott Lerner and Baris Taskin                                          |
|----|------------------------------------------------------------------------|
| 32 | Semiformal Verification of Software-controlled Connections             |
|    | Tomas Grimm, Djones Lettnin and Michael Huebner                        |
|    | A Novel Opamp and Capacitor Sharing 10 bit 20 MS/s Low Power Pipelined |
| 33 | ADC in 0.18um CMOS Technology                                          |
|    | Greeshma R, Anoop V K and Venkataramani B                              |
| 34 | Design of Low Power 4-bit 400MS/s Standard Cell Based Flash ADC        |
|    | Mayur S.M, Siddharth R.K., Nithin Kumar Y.B. and Vasantha M.H.         |
| 35 | A Novel CMOS-based Fully Differential Operational Floating Conveyor    |
|    | Hossam Elgemmazy, Amr Helmy, Hassan Mostafa and Yehea Ismail           |